Contact our corporate or local offices directly.
The PDN Analyzer (PDNA) application is relatively straightforward to use, and basically involves setting up the PI-DC simulation net parameters, running the simulation and then interpreting the results. The data used in a PDN Analyzer power net simulation is drawn directly from the currently loaded PCB design project, which can be iteratively edited to improve the power integrity of the supply paths and the PDN simulation then re-run to test the results.
This demonstration guide to working with the PDN Analyzer uses two reference designs available from Altium:
This guide information assumes that the PDN Analyzer version 2.x is installed and licensed in Altium Designer, and that you have a base understanding of the PI-DC (DC Power Integrity) principles used.
– See the PDN Analyzer page for information on installing/licensing the PDN Analyzer extension, and also the basics of PI-DC simulation.
The PDN Analyzer extension's interface is invoked as an Altium Designer non-modal window, which can be positioned in any convenient location in the workspace or on another screen, if available. To open the main PDN Analyzer window, open a project's schematic or PCB document and select the application from the Tools menu (Tools » PDN Analyzer).
The PDNA window GUI is arranged with an upper section devoted to file/net control and an interactive representation of the currently selected power network(s), while the lower panel section provides access to the analysis options, display settings and results data. Multiple, interconnected nets are supported by PDNA version 2, which allows the DC power integrity of an entire PCB design to be analyzed as a hierarchical structure or as individual power nets.
The PDN interface also offers a compact screen mode (File » Compact Layout) that does not include the lower panel section, which is ideal for horizontal/vertical docking in the main Altium Designer screen. To enable screen docking for the compact or standard screen modes, right click in the PDNA interface title bar, select Allow Dock from the context menu and choose the Horizontally or Vertically option.
When the PDN Analyzer is initially opened for a PCB design, it will attempt to identify all DC power networks from the design's net data based on common power network nomenclature. If all potential power nets have not been identified, deselect appropriate Qualifiers filter options, or to see all nets, select the Enable all nets for filtering option.
Use the Select check boxes to choose which power nets will be available to the PDNA analyzer, and enter suitable voltage levels in their matching Nominal Voltage fields. Click the Add Selected button to populate the Currently Identified DC Nets list and confirm these nets as identified power networks.
Note that double clicking on a listed net entry in the dialog will cross probe to that net in the PCB layout.
The below analysis examples are included to demonstrate the major capabilities and features of the PDN Analyzer. Each example only shows one of many possible parameter configurations that could be used to assess the network's power integrity in differing ways, depending on the focus of interest. Note that an analysis that has completed successfully may be saved as a PDNA configuration file (
*.pdna) and reloaded at any time – File » Save As and File » Open (by default in the project's
This example demonstrates the basics of setting up a power integrity simulation with a simple power net and its current loads. It is configured to assess the 5V supply rail distribution and its ground return path in the SpiritLevel-SL1 reference project, when loaded with the design’s LCD display. In this case, the
5V supply rail is considered as a simple voltage source, and its connected networks (such as via switch
S1) are not included.
The preliminary conditions for this PDN simulation example are:
Begin the analysis process by specifying the power and ground nets. Double click on the
<Power Net> and
<Ground Net> elements in the GUI network graphic to open the Choose Net dialog, which will offer the choice of power nets that have been identified.
If necessary, use the dialog's qualifier/filter options to restrict or expand the listed nets, or return to the main screen and select the button re-identify the DC power nets.
A Source or Load element can now be added between the specified power and ground networks – note that the Ground and Power status indicators change to a checked state (✔). Right click in the network graphic workspace and select Add Source (or Add Load) from the context menu to open the Device Properties dialog. The steps, as indicated in the dialog, are as follows:
GNDnets. Use the Refdes drop down menu options to specify the component connection points of the source voltage. In this example the source voltage point is nominated as
TP1, and its ground return as the design's DC input socket
5Vand the model's internal resistance (Rout) left at the default
0A: Don't Care). When the Limits are set to specific current values, the PDN analysis will flag a Violation if the simulation results exceed those values.
Using the same approach as when adding a Source to the network, add a Load and specify its parameters in the Device Properties dialog.
In this case a current sink load (Device Type:
IC (Current)) is added to represent the current drawn from the 5V rail by the design's LCD component. Note that a purely resistive load option is also available, by choosing
Resistor as the Device Type.
Set the load connection as
LCD1 and specify the Load Current it will draw from the 5V supply – note that unit prefixes (for example,
500m to represent
0.5A) are supported. While the voltage Limits settings are optional, these have been set to
+/-10% (using the related button), which will trigger a simulation violation if the voltage at the load itself drops below 4.5V (or is above 5.5V).
With the power network defined and all parameters specified (all network elements have an associated ✔ status), the PDN analysis can be run by selecting the button. The progress of the simulation is shown under the Messages tab as a stream of events, which will also indicate the cause of a simulation failure if the process is unable to complete.
The immediate results of the PDN analysis can be seen in the network graphic, which will include the calculated load/source voltage and current levels (where applicable), and the highlighting of any sections of the network that have caused a parameter Violation. Note that the Visual tab is now focused and active.
Hover the cursor over any element in the network (Load, Source or Series Element) to see additional information such as its specified parameters and analysis results.
The results of simulation can now be viewed graphically in the Altium Designer PCB editor, under the control of the settings available in the PDNA's Visual tab. Set the visual options to display Voltage for both Layers (
Bottom) of the
5V Net – the initial default display settings. The analyzer results are rendered in the PCB Editor to replace the existing PCB graphics overlay.
The view of the selected net path voltage drop, in this case from the 5V source at
TP1 to the
LCD1 component, is rendered with a color gradient that corresponds to the Voltage scale presented at the bottom of the view. This is shown as a voltage percentage (the Per Rail option under Color Scale), or as a literal voltage span (the Displayed option).
In the below image, the color transition through the board's network path represents its overall voltage drop, where the minimum level (
0%: blue) due to IR losses is at the
LCD1 component, and the maximum level (100%: red) is at the specified voltage source point (
To display the corresponding current analysis for the network, select the Visual tab's Current Density option. Here, the color levels in the board's network path relate to the percentage of the current density variation, where 100% (red) indicates the maximum calculated current density in the network path layout, and 0% (blue) is the minimum – most likely
To display and analyze the power integrity results in the example's GND return path, deselect the 5V network option in the Net list under the PDNA's Visual tab and then select GND network. The ground return path is via both the design's Top and Bottom layers, which can be displayed individually in the PCB Editor by selecting each entry in the PDNA's Layer list.
The below image shows the Voltage display for the Bottom layer of the GND net, with the Color Scale scale set to Displayed. The highest level of voltage drop (red: approximately 0.5mV) is located at the LCD's
GND pin, while the least voltage drop (blue: approximately 0V) is at the voltage source return point (
Switching to the PDNA's Current Density option shows the maximum current 'hotspots' in red. The maximum current density level itself (
1.74 A/mm2) very low and well within acceptable limits.
The PDN Analyzer offers several interactive display options that determine how the analysis results are graphically represented in the Altium Designer PCB Editor. Along with the options for the display Color Scale, the graphics can be switched between 2D and 3D rendering, where the latter provides a valuable insight into the analysis results through Vias and between layers.
An option is also provided to Clear the analysis results from the editor display, which automatically reverts to the graphic rendering to the standard board layout. By contrast, the view's Overlay option enables the board layout view, which will be rendered along with any analysis results currently displayed. This option is particularly useful for confirming where a point of interest in the analysis results is located in the board layout itself.
Further loads can be added to the network as required, and the power analysis re-run to assess the results. To add the small load current (say,
15mA) attributable to the design's power LED for example, select its series resistor (
R15) as the 5V rail connection, and the LED pin as the GND connection.
The PDN Analyzer also allows the stipulation of device pin connections for a load, which in turn allows the creation of multiple load models for a single component device that consumes different currents through different pins.
The LCD device in the example project demonstrates this situation, where its 5V connection at pin 15 (
LED+) powers the display backlight, while the 5V connection at pin 2 (
VDD) powers the internal logic – in practice, pin 15 will consume significantly more current than pin 2.
When previously added as a single PDNA load model, both pins for LCD1 were nominated (by default) as the 5V load connection, and the PDN analysis distributed the LCD1 load current equally between these pins. To improve the accuracy of the power analysis, the LCD1 component can be represented as two load models: one for each 5V pin and its associated load current. This change can be made by editing the pin parameters of the existing LCD1 load model, and then adding another load for the separated pin.
Open the existing LCD1 load model by double clicking on its icon in the network graphic to open the Device Properties dialog, then double click in the Pins(s) field of the 5V power net entry. The resulting pin editing mode allows the selection of individual device pins for that load. Deselect pin 2 to reconfigure the load for just pin 15 (
LED+), and adjust the Load Current parameter for say
75mA to represent the LCD backlight current.
Next, create another 5V network load for LCD1 and set pin 2 as active (with pin 15 disabled) to represent the
VDD load, which can be set to a suitably lower Load Current – say,
The 5V power network can then be re-analyzed to gain a more accurate representation of the LCD1 load through the network paths.
The difference in load current distribution can be seen when comparing the Current Density of the LCD1 power network tracks between the original and updated load arrangements. The below Current Density analysis images show the original, single load LCD1 model result on the left, and the updated multi-load result on the right.
Note the current density in the tracks supplying pins 2 (the LCD pad towards the left) and 15. The updated version correctly shows the majority of LCD current flowing to pin 15 (the LCD pad towards the right), rather than being evenly distributed between the two pins, as was the case (left image).
The results from an analysis, and in particular the degree of IR losses in the board shapes, will also depend on the specification for the board copper conductivity and Via wall thickness. To view and edit these settings select the Simulation tab in the Settings dialog – to access the dialog, right click on the current analysis name and select Settings from the context menu.
The Metal Conductivity section of the dialog provides details and settings for the conductivity value (inverse of resistivity;
1/R) of the metal used in a design. The base conductivity (or resistivity), temperature coefficient, and/or temperature can be selected or modified in the dialog to reflect a design’s board construction properties:
25°C, and a conductivity thermal coefficient of
0.4%/°C. This positive temperature coefficient means that raising the Temp. Compensation setting in the dialog from
100°Cdelta) will lower the simulation conductivity by
3.53e7S/m, for instance.
25°C, with a thermal coefficient of
Note that the displayed Sim Conductivity figure represents the final conductivity value after taking into account all parameters – the Sim Resistivity figure is its inverse value.
Set the dialog's Via Wall Thickness value specify the weight of the Via wall metal for all Vias in the design simulation analysis.
The setting can noticeably affect the power network DC losses due to the inherent resistance a thin-walled (-plated) Via represents. When of sufficient size/weight however, a Via will not impede a design's DC performance, and will show the same current density as the power traces it connects – and no significant voltage loss between its connection points. A DC analysis example of loss through Vias is shown in a section below.
In terms of the simulation, the Via size and wall thickness effectively defines the amount of conductive material represented by the Via, and therefore its resistance/conductivity. The simulation assumes that the Via diameter represents the finished hole size, and the via wall thickness then increases the Via diameter. Therefore:
Finished Hole Diameter + (2 x Wall_Thickness) = Drill Diameter.
This example demonstrates how to implement a series of connected networks that can be analyzed as a whole, while taking into account the parameters of the series elements that interconnect them. It also provides an overview of adding Voltage Regulator Model (VRM) sources, which also act as interconnections between networks, and how a complete hierarchy of a design's power network is developed.
The example models the
5V network of the SpiritLevel-SL1 reference project, and includes both the 3.3V (
VCCO) and 1.8V (
VCCINT) VRMs to create a complete power network structure.
The preliminary conditions for this PDN simulation example are:
Begin the process of building up the example power network by specifying the input power net (
PWR_IN) in a new simulation (select File » New Simulation, if required). As indicated by the project schematic, the PDN <Power Net> parameter is
PWR_IN, <Ground Net> is
GND, and the Source is
To model the full power path from the
PWR_IN network to
5V network, the series fuse (
F1) and switch (
S1) components along with their intervening net need to be added. In the PDNA interface, these are added by sequentially extending the power network. Each net 'extension' is connected by a universal series element model.
A net is extended by first right-clicking in the network you wish to add to and choosing the Extend Network option from the context menu. In the Choose Net dialog select the network that is connected to
PWR_IN by a series element, which in this case is
NetD1_2 – the network that bridges
F1 and pin 3 of
S1, which is identified as pin 2 of diode
As this network is unlikely to have been registered in the initial DC Net Identification stage, deselect the List DC nets only option in the Choose Net dialog to expose that net for selection.
The net extension process will automatically add a Series Element between the two nets – double click on this element to specify its connectivity and parameters in the Device Properties dialog. The Series Element model is composed of a voltage source in series with a resistor, which allows the basic modeling of components such as Resistors, Inductors, Diodes and Switches etc.
In this case the Series Element is fuse component
F1, which is selected as the connectivity RefDes options and given a nominal internal Resistance of
0.1Ω. If the Series Element was a semiconductor device, such as diode, the Voltage Drop parameter would be specified along with device's internal Resistance value.
Following through the schematic, the next step is to extend net
D1_2 to the
5V power net via switch component
S1. As above, choose Extend Net from the right-click context menu and select the net to extend to in the Choose Net dialog.
The added Series Element in this case is
S1, which connects the
D1_2 net to the
5V output network via pins 3 to 2 (see schematic). Since the spare input switch of
S1 (pin 1) is tied to its output connection (pin 2), and does not carry load current, by way of example, pin 1 can be removed from the network analysis using the pin selection options of the Device Properties dialog – double click on the Pin(s) field of the OUT terminal entry.
A load can now be added to the 5V section of the connected power networks – in this case, that of the display module
When the analysis is re-run, both the data and the graphic representation in the PCB Editor will include all three connected power networks, and show the computed current and voltage drop through the interconnecting Series Elements.
The PDN Analyzer offers active Voltage Regulator Models (VRMs) that can be inserted between voltage input and output networks. When added to PDNA power networks, they manifest themselves as both a Load on the voltage input network, and a Source on the voltage output network. The VRM model options include Linear, Switchmode and remote-sensing Switchmode voltage regulators.
The SpiritLevel-SL1 reference project uses linear voltage regulators to produce the 3.3V (
VCCO) and 1.8V (
VCCINT) power supply rails. When the VCCO regulator (
U3) is added to the PDNA simulation network, it is presented as a load on the 5V input network and as a Source for the 3.3V network.
To place linear regulator
U3 as a load on the 5V network (as implemented in the procedure above), add a Load to the 5V network and select the VRM (Linear) option as the Device Type in the Device Properties dialog. Set the model's connections as indicated in the schematic and specify the Ref pin as the GND connection of
R14. This reference point could be at a different and perhaps more suitable location in the immediate area of the PCB, depending on the GND network layout.
To finalize the VRM, set its output voltage parameter (Vout:
3.3V), and optionally its output (internal) resistance, standing bias current and any Limits you wish to be detected during analysis.
The PDNA features a means to automatically add the VRM's output side model as a Source to the target output voltage net, and if necessary, create that network.
For the example case, right click on the VRM load model that was just created (
Load2: U3) and select the Add VRM To New Network option. This will automatically create the VCCO network with the VRM (
Source 1: U3) output side model as a voltage Source (3.3V).
The new VCCO network can now be selected and a suitable Load added. For the example, this is a 0.2A load current drawn by multiple pins of component
The completed power network arrangement now includes two networks (
VCCO) connected together by the 3.3V Linear type VRM. When the top level of the network hierarchy is selected in the current PDNA file structure, the network graphic provides a block style overview of the power net interconnections.
A PDN analysis will yield results for the composite network, including the VRM. Graphically, the PCB Editor will display all networks when the top level of the network hierarchy is selected in the PDNA interface. Select an individual network in the listing to constrain the rendered graphic to that network, and toggle the lower panel's Net and Layer options to further control the view.
The example project's power distribution network can be completed by adding the remaining VRM (
U4) and its 1.8V power output network (
Add a Linear VRM to the 5V network as previously described, and set its Vout parameter to
Add the VRM (here,
Load 3) to a new network to create the 1.8V (
VCCINT) power network.
Add an appropriate Load to the VCCINT network – here, the 1.8V power pins of component
The PDNA interface network hierarchy will now show all three interconnected networks.
A PDN analysis will yield results for the composite network, including the VRMs.
Again note that GND network now includes the return current for all three networks, which use the common GND layer shapes. Its maximum current density level (
65.8 A/mm2) is now high and likely to exceed acceptable limits.
The PDN Analyzer offers a comprehensive range of graphical and data information that can be used to assess and troubleshoot the power integrity of an analyzed PCB design.
Taking the example shown above, the analysis of the
Top Layer GND network path indicates the presence of an unacceptably high current density, as indicated by the maximum scale reading of
65.8A/mm2. The location of the problem area is not immediately obvious, but can be exposed using the PDNA’s Highlight Peak Values feature.
When selected, with the Filter option set to Maxima, the peak Current Density area will be highlighted and marked on the analysis graphic in the PCB Editor.
Click the button to repeat the graphic highlighting, or use the associated buttons () to step through the highest peak readings/locations in order. Set the Scope options to include highlight peaks in the PCB area that is currently visible (In View), or all those for the entire layout (Design) – the latter option will pan and zoom to each location as you step through.
Further information about an area of concern can be deduced by enabling the PDNA's Show Arrows feature, which overlays multiple arrow graphics that indicate current direction (the arrow's angle) and the relative magnitude (the arrow's size) at that location. For this example it confirms that the high density area is the current return path from U1 (at the top) to the GND area at lower periphery of the board.
One way to resolve this issue is to increase the width of the track in the area of concern.
The PCB edit can be completed while the PDN Analyzer is active, which allows iterative layout improvement to be completed and then re-analyzed. Click the Clear button in the Views area to disable the PDNA results in the PCB Editor and proceed with the required PCB edit.
The PDN analysis can then be repeated (click ) to check the power integrity results. The below two images illustrate the change in Current Density through the GND network (on the
Top Layer) due to the increase in track width at that critical point – the upper image shows the initial Current Density result, while the lower image shows the Current Density graphic after the PCB modification.
Points of note in this before (top image) and after (lower image) comparison are:
65.8in the Max field and click the button to refresh the display.
A more objective way of locating and resolving power integrity issues in the current paths of a PCB design is to define specific Current Density limitations that will trigger a violation when exceeded. See below for other types of violations.
Current Density limits for Surface/Internal Layers and Vias are specified under the Limits tab in the Settings dialog, which is opened by right-clicking on the current PDN simulation Name and selecting Settings from the context menu. The imposed Limit settings will apply to all Surface/Internal Layers and Vias in the board design.
The specified Current Density limitations apply to the results of the current analysis, and can be altered and reassessed without the need to re-run the simulation – the Limit detection is a post-analysis process. Any networks that contain violations are shown with a dashed red outline.
In the example case shown here, the VCCO power network contains Current Density violations. When the VCCO network itself is selected, the VCCO power path is shown to be in violation by its highlighted outline.
Hover the cursor over the violating network to expose a pop-up list of its current violations and their associated details. The single entry in this case indicates that the Current Density in a Via (approx.
34.5A/mm2) is in excess of the defined limit (
Double click on the violation entry to cross probe to (pan and zoom to) its location on the board. In the below image, the PDNA graphics view is set to 3D mode, which more clearly presents the Via of concern and its Top/Bottom Layer connections.
The related data for this Via, including an indication of its Current Density violation, is available under the Via tab of the PDNA interface.
The Via information listing applies for all networks included in the current design. Toggle the Net and Current Density column headings to arrange the listing to show VCCO network Vias ordered by Current Density. Any Current Density values that exceed the defined limitation will be highlighted in red.
Along with the detection of specified Current Density limits, the PDN Analyzer will also detect targeted network performance violations, such as any Limit parameters that have been specified in the simulation configuration when adding a Load, Source or Series Element.
These simulation Limit parameters include:
Where a Limit parameter has been specified (has a non-zero value), a violation of the parameter will cause the offending network element to be highlighted in the PDNA interface network graphic. Hover the cursor over the element to see its parameters and analysis results.
In the example shown below, the computed power dissipation in
Source 1 (voltage regulator
U1) has exceeded its defined maximum Power Dissipation parameter of
More detailed information on the performance of a power network is available under its network tab, which presents a tabular view of the analysis results data and includes computed network power consumption values.
This example demonstrates the application of PDN Analyzer’s Switch Mode Power Supply (SMPS) simulation models (VRMs) in a power network, and shows how an updated network model can deliver a more accurate power analysis result. The example also provides an overview of using the PDNA’s Voltage Probe and Contour features to show the voltage data at specific points or areas in the board layout shape.
The example is based on Altium’s DB46 Xilinx Daughter Board reference project, and focuses on the SMPS section (
U5) used for the design’s 1.2V power supply network (
Again, the preliminary conditions for this PDN simulation example are:
AGNDare also required.
Begin the process of building up the example power network by specifying the input power net in a new simulation (select File » New Simulation, if required). As indicated by the above schematic, the PDN <Power Net> is
5V and the <Ground Net> is
GND. The Source for the 5V network is connector header
The model for the design’s SMPS circuitry is added to the 5V power network by choosing
VRM(SMPS) as the Load Device Type in the Device Properties dialog. As indicated by the model’s schematic in the dialog, the IN and OUT pin sets are separately defined.
To correctly define this model for the circuit, specify
LX as the output,
U5 for the RefDes options and
1.2V as the Vout parameter – as shown in the above schematic. Optionally set the Rout and efficiency/current parameters to correspond to the SMPS device used.
Complete the SMPS model implementation by adding the VRM to its output network (Add VRM To New Network), which will be selected as the
LX network automatically. The
LX network can then be extended to include the 1.2V power network, as per the schematic.
1V2 networks are linked by Series Element
L1 (the SMPS buck inductor), which should be set to exhibit an appropriate series resistance. This is set to a somewhat high figure of
0.2Ω for the purposes of this example.
U4 as a
0.3A Load on the
1V2 network and specify an acceptable load voltage deviation of
+/-5%. Note that the Current Density limit options under the Limits tab of the Settings dialog should be set to
0 (the default No Limit condition) for this example.
Run the analysis and note that the Load on composite network
LX indicates a Violation, which is due to the
1V2 network voltage at the load (
U4) being unacceptably low (around
Along with the visual interpretation of the PDNA graphic and Scale in the PCB Editor, the PDN Analyzer offers a number of tools for interpreting the analysis results at specific area or points in the design layout, such as the active Probe.
The Probe tool allows the Voltage or Current Density data at nominated points in the design layout to be recorded and compared. The versatility of the tool provides a method to accurately judge the analysed data results on any network or layer. For this example however, it can be used to confirm the source of the unacceptable voltage drop at the
1V2 network load – which is clearly due to the resistance of the
L1 Series Element.
To perform a difference probe reading for the voltage on the
1V2 network, first set the PNDA to display only Layer
MidLayer 1 (which is the main 1.2V path to
U4), and Net
1V2. Select the button to open the Probe dialog and enable the first probe location (). Use the cursor crosshair to nominate the highest voltage point (the source of the
1V2 network on this layer), then check the probe's Difference option and nominate the second location () – the lowest voltage point, at the
Note that the probe’s Difference reading indicates a voltage drop of only about
3mV for the network path. Similarly check the
LX network path (
Bottom Layer active), which will show a voltage drop of around just
Performing a probed Voltage Difference test between the two networks (Net
Bottom Layer) shows a
60mV drop across inductor
L1, which is the primary voltage loss that triggers this particular analysis Violation.
The Switch Mode power supply circuit used in this example would normally use an inductor (
L1) with a much lower resistance value, however the analysis results here do highlight that the basic SMPS model cannot take into account losses through
L1 – generally though, this would not be an issue in a practical circuit.
In the example project's SMPS circuit, the voltage feedback sensed by
U5 (at pin 8) is derived from the resistor chain
R25–R26, which is between the
1V2 output network and the analog ground network
AGND. The latter is linked to the
GND network via a
0Ω tie resistor
To more accurately model the circuit behavior around
U5, the PDNA’s remote sensing Switch Mode model can be applied in place of the standard SMPS device. This model offers separate voltage sensing terminals (
S-) that can be ‘attached’ to any pins on the specified output networks – such as those of the voltage sensing resistor chain in this circuit.
The first step in creating a more complete network model for the
U5 SMPS circuit is adding the
AGND network to the existing
GND network. Use the Extend Network option and select the
AGND network is linked to the
GND network via resistor
R118, as shown in the above schematic, which should be set for a Resistance value of
To update the SMPS model in the
LX network, delete the existing
U5 source device (Source 1) and then add the alternative SMPS Sense model in its place. Set the model’s IN and OUT terminal connections as before. The sensing terminals (S+/S-) are set to each end of the circuit’s feedback resistor chain as indicated in the schematic.
Propagate the replacement SMPS model from the
LX network to the source
5V network, so that the networks correspond, by deleting its
U5 Load and then applying the Add VRM To Existing Network » 5V Source option in the
The updated circuit can then be re-analyzed to assess the results. As shown in the below image, the load voltage is now well within the
+/-5% requirement and does not indicate a Violation. In response to sensing the output voltage at the
1V2 network, the SMPS has compensated for the voltage loss in Series Element
L1 – as such, the voltage at the
LX network is
While using the advanced SMPS-sense model for this particular circuit yields more accurate analysis results, the practical use of SMPS devices with remote sensing capabilities may involve direct PCB connections from the sense terminals the load itself, rather than a nearby feedback network. In this case both sense lines (
S-) would be run through dedicated PCB tracks to or near their respective ends of the load.
The decision of where to best place SMPS remote sensing lines (as outlined above) is one of the many possible uses for the PDN Analyzer’s Voltage Contour feature, which graphically indicates key voltage transition points in the board layout.
The feature enables an overlay of dashed voltage contour lines through the displayed layer(s) in the PCB Editor graphics. Multiple contour lines can be specified and displayed as either a percentage of the network voltage drop, or as literal voltages – see the Indicate options.
Along with the set of contour lines at specified percentage points, a further line may be included using the Slider option, which provides a continuous adjustment method of setting a line transition point.
To determine a suitable positive load sensing point for a SMPS for example, it would be desirable for the sense line to connect within less than say,
20% of the voltage drop at the load. For the SMPS-sense example shown above, a sense line track from
S+) would connect to the
1V2 network power shape at any convenient point between the
U4 load pins (to the left) and the
20% voltage contour line.
Similarly, to determine suitable pickup locations for the negative sense line (
S-) of the SMPS (
U5), a Voltage Contour line of say,
80% might be set for the load (
U4) return path in the
GND layer. In this case, since it is a negative load return current, the desirable ground shape location for the negative sense line connection would be within the perimeter of the
80% contour line.
To store the results of a power integrity analysis for further examination or distribution to stakeholders, the PDN Analyzer offers a data and documentation Report function. The Report feature generates a very comprehensive HTML-based document that includes graphics and data for both current analysis results and the board design itself.
Select button to configure the Report options in the HTML Report dialog. Check the Results inclusion boxes to set the degree of detail included in the Report and review any captured images to be included in the Report folder () – use the button in the main interface to capture analysis result images.
Contact our corporate or local offices directly.
Please fill out the form below to get a quote for a new seat of Altium Designer.
If you are on Altium Subscription, you don’t need an evaluation license.
If you are not an active Altium Subscription member, please fill out the form below to get your free trial.
You came to the right place! Please fill out the form below to get your free trial started.
Valid students can get their very own 6-month Altium Designer Student License for FREE! Just fill out the form below to request your Student License today.
Got it. You can download a free Altium Designer Viewer license which is valid for a 6 months.
Please fill out the form below to request one.
That’s great! Making things is awesome. We have the perfect program for you.
Upverter is a free community-driven platform designed specifically to meet the needs of makers like you.
Click here to give it a try!
Got it. You can download a free Altium Designer Viewer license which is valid for a 6 months.
Please fill out the form below to request one.