Working with the Flight Time - Rising Edge Design Rule on a PCB in Altium Designer

您正在阅读的是 17.1. 版本。关于最新版本,请前往 Working with the Flight Time - Rising Edge Design Rule on a PCB in Altium Designer 阅读 21 版本
Applies to Altium Designer versions: 16.0, 16.1, 17.0 and 17.1
 

Rule category: Signal Integrity

Rule classification: Unary

Summary

This rule specifies the maximum allowable flight time on signal rising edge. Flight time is the signal delay time introduced by the interconnect structure. It is calculated as the time it takes to drive the signal on the net to the threshold voltage (marking the transition from signal LOW to signal HIGH), less the time it would take to drive a reference load (connected directly to the output) to the threshold voltage.

Constraints

Default constraints for the Flight Time - Rising Edge rule.

Default constraints for the Flight Time - Rising Edge rule.

  • Maximum (seconds) - the value for the maximum permissible flight time on the rising edge of the signal.

How Duplicate Rule Contentions are Resolved

All rules are resolved by the priority setting. The system goes through the rules from highest to lowest priority and picks the first one whose scope expression matches the object(s) being checked.

Rule Application

Batch DRC and during Signal Integrity analysis.

可用的功能取决于您的 Altium Designer 软件订阅级别

Content