Working with the Flight Time - Falling Edge Design Rule on a PCB in Altium Designer

您正在阅读的是 20.1. 版本。关于最新版本,请前往 Working with the Flight Time - Falling Edge Design Rule on a PCB in Altium Designer 阅读 21 版本
Applies to Altium Designer versions: 18.0, 18.1, 19.0, 19.1, 20.0, 20.1 and 20.2
 

Rule category: Signal Integrity

Rule classification: Unary

Summary

This rule specifies the maximum allowable flight time on signal falling edge. Flight time is the signal delay time introduced by the interconnect structure. It is calculated as the time it takes for the signal on the net to fall to the threshold voltage (marking the transition from signal HIGH to signal LOW), less the time it would take for a reference load (connected directly to the output) to fall to the threshold voltage.

All design rules are created and managed within the PCB Rules and Constraints Editor dialog. For a high-level view of working with the design rules system, see Defining, Scoping & Managing PCB Design Rules.

Constraints

Default constraints for the Flight Time - Falling Edge rule.Default constraints for the Flight Time - Falling Edge rule.

  • Maximum (seconds) - the value for the maximum permissible flight time on the falling edge of the signal.

How Duplicate Rule Contentions are Resolved

All rules are resolved by the priority setting. The system goes through the rules from highest to lowest priority and picks the first one whose scope expression matches the object(s) being checked.

Rule Application

Batch DRC and during Signal Integrity analysis.

可用的功能取决于您的 Altium Designer 软件订阅级别

Content